## **SIEMENS** ## TV Stereo Tone Control IC with Quasi-Stereo Section, Channel 1/2 Switch, SCART Input, and I<sup>2</sup>C Bus Control **TDA 6200** Preliminary Data Bipolar IC #### **Features** - Treble, bass, balance, and volume control by means of an integrated digital-to-analog converter - Quasi-stereo circuit during mono operation - Stereo basewidth expansion during stereo operation - Physiological volume control - Channel 1/2 switch-over during dual audio transmission - SCART connection - Control of all functions via the I<sup>2</sup>C bus and the bidirectional 4 level line of the TDA 6600-2 (stereo demodulator IC) - LED driver - Volume control range 80 dB - Treble, bass control ± 12 dB - Channel separation min. 60 dB, cross-talk rejection min. 60 dB - Parasitic voltage spacing up to 78 dB | Туре | Ordering Code | Package | |----------|---------------|----------| | TDA 6200 | Q67000-A2461 | P-DIP-28 | The TDA 6200 is comprised of a SCART switch-over, channel 1/2 switch-over, quasi-stereo circuit, stereo basewidth expansion, physiological volume control, a treble, bass, and volume control of the injected AF signals as well as an LED driver. The IC is controlled by means of an I²C bus serial interface as well as by the bidirectional 4 level line from the TDA 6600-2. The component is used for AF sound signal processing in stereo TV sets. 632 01.90 ### **Circuit Description** ### The monolithically integrated circuit is comprised of three sections: - 1. AF input analog switch for SCART and channel 1/2 switch-over - Sound and volume control with quasi-stereo, physiology and stereo basewidth expansion section - 3. Control section including the I2C bus, 4 level line and digital-to-analog converter - A two-channel AF analog switch is used to switch from standard TV operation to the SCART playback mode. An additional analog switch is applied for the channel 1/2 switch-over during multichannel transmission. During standard TV operations, this switch will be functional during two-channel transmission and/or SCART playback if the Kbit has been set accordingly. - 2. The quasi-stereo section in the signal path is applied to generate an acoustic sound impression similar to stereo during the mono signal. This circuitry section is comprised of one op amplifier per channel. While one amplifier is provided with an internally regulated gain factor of 1, the second amplifier can be switched between a gain factor of 1 and a freely selectable gain factor provided by means of external components. The quasi-stereo effect is achieved by forwarding two different types of signals to the input of the second amplifier. While a standard phase AF signal is forwarded via an external band stop filter, a phase inverted signal is forwarded via an external band filter. The attenuation of these networks is compensated by the op amplifier. The result is the generation of a largely amplitude-linear signal, however, turned by 180° in its phase during medium frequencies. This section of the circuit can be switched off. The sound and volume control section is comprised per stereo channel of 3 op amplifiers with electronic potentiometers and/or switches. By using one external capacitor each for the bass and treble control, 31 different levels for emphasis and deemphasis can be set for the bass and treble control during low and/or high frequencies. The subsequent stage enables a switch-controlled expansion of the basewidth. When the basewidth expansion has been switched on, an anti-phase cross-talk of approx. 60% will occur at an input frequency of approx. 300 Hz. The frequency to be applied as well as the percentage of cross-talk are determined by an external RC combination. The volume control, separate for each channel, is comprised of 64 stages each. As a result, the balance control can be realized by using different settings for the channels. A physiological volume characteristics is achieved by connecting the volume setting with the treble/bass control. For this purpose, the mean value of the two volume control settings is used. The physiology section can be switched off. Subsequent to the connection of the supply voltage, the AF output voltage will be delayed by a delay circuit until all voltages are stabilized. In this manner, interfering crackling noises are prevented. 3. The integrated circuit is controlled by means of an I²C bus interface and a 4 level line from the stereo decoder TDA 6600-2. Via this line the evaluation circuit of the TDA 6600-2 provides the necessary information with respect to the 3 modes mono, dual audio, and stereo by means of three different DC voltage levels. For a compulsory (manual) mono mode, a fourth DC voltage level in opposite direction can be used by the TDA 6600-2. This DC voltage level is programmed via the I²C bus interface of the TDA 6200. The system clock for the input SCL of the I²C bus interface is provided by the processor. Pin SDA functions as data input. It can also supply the setting of the identification signal decoder established via the 4 level output and/or an acknowledge message. The data forwarded by the processor are controlled by the I<sup>2</sup>C bus and subsequently filed in registers according to their functions (latch 1-6). If the bus is free (t off time), both lines will be in the marking state (SDA, SCL are HIGH). Each message begins with the start conditions of SDA returning into LOW, while SCL remains HIGH. All additional information transfer takes place during SCL = LOW, and the data is forwarded to the control with the positive clock edge. However, if SDA returns to HIGH, while SCL is in HIGH, the message is ended since the circuit acknowledges a stop condition. The logic functions according to the tables on pages 643-645. All messages are transmitted byte-by-byte, followed by a 9th clock pulse, while the control returns the SDA line to LOW (acknowledge condition). In the read mode, the processor transmits the acknowledge bit (will not be checked by the tone control). The first byte is comprised of 7 address bits used by the processor to select the tone control among several peripheral components (chip select). The 8. bit establishes the direction of the subsequent data flow (read/write bit). The 1. and 2. bit of the data bytes determine which latch will be called up (sub-address). The volume information is set with 6 bits (64 positions); the treble and bass control with 5 bits of which the 1. bit (4. bit of the byte) is the sign bit. The 4 bits of the digital-to-analog converter provide 31 different setting levels. The two volume bytes (left, right) and/or treble and bass bytes have to be transmitted in successive order, since they have the same sub-address. The two bytes for the switching function are subdivided into an AF setting byte and a byte for the operation of the SCART jack. If the R/W bit = 1 is set during chip addressing, the $I^2C$ bus operates in the transmission mode. The momentary position of the stereo decoder (corresponds with the status of the 4 level line) is transmitted. The two LED driver outputs enable the display of stereo, mono or dual audio transmission and/or the SCART playback mode. ## **Block Diagram** Siemens Aktiengesellschaft ## **Pin Functions** | | Function | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | AF input for signal from matrix section of TDA 6600-2 | | 2 | Bidirectional 4 level control line between TDA 6200 and TDA 6600 used to transmit information with respect to dual audio, mono, stereo and compulsory mono mode | | 3 | AF input for signal from matrix section of TDA 6600-2 | | 4 | Switching output to control additional functions (open collector), in turn controlled via I2C bus | | 5 | Low-impedance output to control the quasi-stereo network | | 6 | Inverted input of the quasi-stereo op | | 7 | Low-impedance output of quasi-stereo op, controls bass control | | 8, 9 | Connections for external capacitor for right bass control $f_{-3 \text{ dB}} \sim 1/C_{8,9}$ | | 10 | Connection for external capacitor for right treble control $f_{-3dB}\sim 1/C_{10}$ | | 11 | Connection for network of stereo basewidth expansion percentage of cross- talk ~ $1/R_{11}$ $f_{-3 \text{ dB}} = \frac{1}{2 \pi C_{11} (R_{11} + 1 \text{ k}\Omega)}$ | | 12 | GND | | 13 | AF output right (emitter follower) | | 14 | Decoupling for internal DC operation points. Capacitor also determines the duration of the switch-on delay when connecting $V_{16}$ . | | 15 | AF output left (emitter follower) | | 16 | Supply voltage | | 17 | Connection for network of stereo basewidth expansion percentage of cross- talk ~ $1/R_{17}$ $f_{3 \text{ dB}} = \frac{1}{2 \pi C_{17} (R_{17} + 1 \text{ k}\Omega)}$ | | 18 | Connection for external capacitor of left treble control $f_{-3 \text{ dB}} \sim 1/C_{18}$ | | 19, 20 | Connections for external capacitor of left bass control $f_{-3dB} \sim 1/C_{19,20}$ | | 21 | Low-impedance output to control the quasi-stereo network and the left bass control | | 22 | LED driver output for LED 2 (open collector with current limiter) | | 23 | LED driver output for LED 1 (open collector with current limiter) | | 24 | Clock frequency input of I <sup>2</sup> C bus control (Inter-IC) | | | Data input/output of I <sup>2</sup> C bus control | | 25 | | | 25<br>26 | Reference voltage of typ. 6 V | | | Reference voltage of typ. 6 V AF input of SCART interface | ## **Absolute Maximum Ratings** | Parameter | Symbol | Li | Limit Values | | | |---------------------------------|----------------|------|----------------|-----|--| | | | min. | max. | | | | Supply voltage | Vs | 0 | 16 | V | | | Reference current | 126 | 0 | 2 | mA | | | DC voltage | V 1, 2, 3 | 0 | Vs | V | | | DC voltage | V 6, 8, 9 | 0 | Vs. | V | | | DC voltage | V 10, 14, 18 | 0 | <b>V</b> s | ٧ | | | DC voltage | V 19, 20, 22 | 0 | V <sub>s</sub> | V | | | DC voltage | V 23, 24, 25 | 0 | V <sub>s</sub> | V | | | DC voltage | V 27, 28 | 0 | Vs | V | | | DC current | 14, 5, 7 | 0 | 2 | mA | | | DC current | I 11, 13, 15 | 0 | 2 | mA | | | DC current | I 17, 21 | 0 | 2 | mA | | | Junction temperature | T <sub>j</sub> | | 150 | c | | | Storage temperature range | Tstg | - 40 | 125 | °C | | | Thermal resistance (system-air) | R th SA | | 60 | K/W | | ## **Operating Range** | Supply voltage | Vs | 8 | 15.75 | V | |---------------------|----|---|-------|-----| | Ambient temperature | TA | 0 | 70 | C | | Input frequency | fi | 0 | 20 | kHz | ## Characteristics Vs = 15 V; TA = 25 °C | Parameter | Symbol | ı | _imit Val | ues | Unit | Test Condition | | |-------------------------------------------------------------------------|-------------------|------|-----------|------|------|----------------------------------------------------------|--| | | | min. | typ. | max. | 7 | | | | Current consumption | <i>I</i> 16 | | 55 | 80 | mA | LEDs OFF | | | Reference voltage | V 26 | 5.4 | 6 | 6.6 | V | | | | Max. gain AF input/AF output L byte = BF; KL <sup>2)</sup> byte = C0 | G max | -2 | 0 | 2 | dB | SC = 0; phys = 0;<br>RK <sup>1)</sup> = 0;<br>Q-S/Bw = 0 | | | SCART input/<br>AF output<br>L byte = BF;<br>KL byte = C0 | Gmax | -2 | 0 | 2 | dB | SC = 1; phys = 0;<br>RK = 0;<br>Q-S/Bw = 0 | | | Min. gain AF input/AF output L byte = 80; KL byte = C0 | G min | | | - 80 | dB | SC = 0; phys = 0;<br>RK = 0;<br>Q-S/Bw = 0 | | | SCART input/<br>AF output<br>L byte = 80;<br>KL byte = C0 | Gmin | | | - 80 | dB | SC = 1; phys = 0;<br>RK = 0;<br>Q-S/Bw = 0 | | | Wow and Flutter L-R | Δaι-R | | | -2 | dB | | | | Bass emphasis*)<br>KL byte = C0 + DF | <i>G</i> в тах | 9 | 12 | | dB | fi = 40 Hz | | | Bass deemphasis<br>KL byte = C0 + CF | GB min | | - 12 | - 10 | dB | fi = 40 Hz | | | Treble emphasis*) KL byte = DF + C0 | G⊤ max | 8.5 | 12 | | dB | fi = 15 Hz | | | Treble deemphasis<br>KL byte = CF + C0 | GT min | | - 12 | - 10 | dB | fi = 15 Hz | | | Input voltage*)<br>SCART, AF | Vı rms | 1 | | | V | any KL byte | | | Input voltage*)<br>SCART, AF | Vi rms | 3.5 | | | ٧ | KL byte = CX | | | Permissible gain quasi-stereo op | G 7/6 | | | 30 | dB | Q-S/Bw = 1 | | | Channel separation | aL-R | 60 | | | dB | Q-S/Bw = 0; $RK = 0$ | | | Antiphased cross talk with basewidth ON | CT <sub>L-R</sub> | 45 | 60 | 75 | % | stereo; RK = 1 | | <sup>\*)</sup> refer to page 641 ¹) RK ≡ room accustics <sup>&</sup>lt;sup>2</sup>) KL ≡ tone # **Characteristics** (cont,d) Vs = 15 V; T<sub>A</sub> = 25 °C | Parameter | Symbol | L | imit Val | ues | Unit | Init Test Condition | | |----------------------------------------------------------------|----------------------------------|-----------------|--------------------------------------------------|-------------------|---------------|------------------------------------------------------------|--| | | | min. | typ. | max. | | | | | Cross-talk rejection | | | | | | | | | SCART switch | a AF/SF | 60 | | | dB | $V_i \text{ rms} = 2 \text{ V}$ | | | Ch1/Ch2 switch | <i>a</i> CH 1/2 | 60 | | | dB | $V_{\text{I}} \text{ rms} = 2 \text{ V};$<br>dual audio | | | Total harmonic distortion | THD 13/15 | | | 1 | % | any KL <sup>1)</sup> byte<br>V <sub>1</sub> rms = 1 V | | | Total harmonic distortion DIN 45 500*) | THD 13/15 | | 0.3 | 0.6 | % | KL byte = CX;<br>V <sub>1</sub> rms = 1 V | | | Disturbance voltage<br>spacing<br>fi = 20 Hz - 20 kHz | as/N | | | 78 | dB | DIN 45 405;<br>V:rms = 1 V<br>L byte = BF;<br>KL byte = C0 | | | Disturbance voltage at output<br>f = 20 Hz - 20 kHz | a s/N | | 120 | 150<br>50 | μV<br>μV | L byte = BF;<br>KL byte = C0<br>L byte = AC; | | | | | | 10 | 20 | μV | KL byte = C0<br>L byte = 94;<br>KL byte = C0 | | | Noise voltage<br>CCIR DIN 45 405 | Vn | | | 650 | μV | L byte = BF<br>KL byte = DF + C | | | Deviation in amplitude when tone control is in linear position | $\Delta G$ | | ± 0.5 | ± 1.5 | dB | KL byte = C0<br>fi = 40 Hz - 15 kH | | | Volume decontrol for max. phys. | Va/Vı | | - 30 | | dB | phys = 1 | | | Attenuation during<br>MUTE mode | амите | 80 | | | dB | M1 = 1 | | | Switching output | V40N<br>I4 OFFI | | | 0.5<br>1 | V<br>μA | <i>I</i> ∟ = 1 mA | | | LED driver | I 22, 23<br>V 22, 23<br>I 22, 23 | | | 7.5<br>1.5<br>50 | mA<br>V<br>μA | LED ON<br>122/23 = 7.5 mA<br>LED OFF | | | 4 level line<br>Input voltage | V12<br>V12<br>V12 | 0<br>2.4<br>5.2 | | 1.8<br>3.9<br>6.6 | V<br>V<br>V | recognizes mono<br>recognizes dual<br>recognizes stereo | | | Input current | V <sub>12</sub> | | <u> </u> | 3 | μА | 1 | | | Compulsory mono | V <sub>Q2</sub> | 1 | <del> </del> | 0.2 | V | $M2 = 1; I_2 = 1 \text{ mA}$ | | <sup>\*)</sup> refer next page <sup>1)</sup> KL ≡ tone ## Characteristics (cont,d) $Vs = 15 \text{ V}; TA = 25 ^{\circ}\text{ C}$ | Parameter | Symbol | | Limit Va | alues | Unit | | |-----------------------------------------------------------------------|------------------|------------|----------|-----------|--------------------------|--| | | | min. | typ. | max. | | | | °C Bus (SCL, SDA) | | | 200 | *** | | | | SCL, SDA Edges | | | | | | | | Rise time | <i>t</i> R | | | 1 | μS | | | Fall time | <i>t</i> F | | | 0.3 | μS | | | Shift Register Clock Pulse So | CL | | | | | | | Frequency | fscL | 0 | | 100 | kHz | | | H-pulse width | <i>t</i> HIGH | 4 | | | μS | | | L-pulse width | tLOW | 4 | | | μS | | | Start | | | | | | | | Set-up time | <i>t</i> susta | 4 | | | μS | | | Hold time | t HDSTA | 4 | - | | μS | | | Stop | | | 1 | | | | | Set-up time | <i>t</i> susto | 4 | | | μS | | | Bus free time | t BUF | 4 | | | μS | | | OataTransfer | | | | | | | | Set-up time | <i>t</i> SUDAT | 1 | | | μS | | | Hold time | <i>t</i> HDDAT | 1 | | | μS | | | Inputs SCL, SDA | | | | | | | | Input voltage | Vін $V$ іL | 2.4<br>0.3 | | 5.5<br>1 | V | | | Input current | Iн<br>It | | | 50<br>100 | μ <b>Α</b><br>μ <b>Α</b> | | | Output SDA (open collector) | | | | 1 | • • • • | | | Output voltage | V <sub>Q</sub> H | | | 5.5 | V | | | $R_{\perp} = 2.5 \text{ k}\Omega$ ; $I_{\Omega \perp} = 2 \text{ mA}$ | Val | | | 0.4 | V | | The data marked with an asterisk\*) depend on the supply voltage. With lower $V_{\rm S}$ the input voltage decreases accordingly. Siemens Aktiengesellschaft 640 ## Characteristics $V_{\rm S} = 15 \text{ V}; T_{\rm A} = 25 ^{\circ}{\rm C}$ | Parameter | Symbol | | Unit | | | | |------------------------------|-------------|------|------|------|----|--| | | | min. | typ. | max. | | | | Design-Related Characteristi | cs | • | | | | | | Input impedance SCART | R1 27, 28 | 35 | | | kΩ | | | Input impedance AF | R11,3 | 35 | | | kΩ | | | Output impedance | RQ 5, 7, 21 | | | 200 | Ω | | | Output impedance AF output | R Q 13, 15 | | | 200 | Ω | | | Internal resistance Bw | R111, 17 | | | 1 | kΩ | | ## **Measurement Circuit** ## I<sup>2</sup>C Bus Timing Diagram teusta Set-up time (start) thista Hold time (start) thigh Pulse width (clock) thow Pulse width (clock) tsudat Set-up time (data transfer) thddat Hold time (data transfer) tsusto Set-up time (stop) tBUF Bus free time $t_{\rm F}$ Fall time $t_{\rm R}$ Rise time The listed times are referenced to the $V \Vdash$ and $V \Vdash$ values. #### Software The following data format is used: #### 1) Chip Address | MSB | | | | | | | LSB | | |-------|---------|--------|-----------|---------|--------|---|-----|------| | 1 | 0 | 0 | 0 | 0 | 0 | 0 | R/W | ack. | | MSB | will be | transn | nitted fi | rst | | | | | | R/W = | = 0 | IC i | n the re | eceivin | g mode | | | | #### 2) Data Bytes with Sub-Addresses #### a) Volume | MSB | | | | | | | LSB | | |--------|---|-----|-----|-----|-----|-----|-----|----------| | 1 | 0 | V05 | V04 | V03 | V02 | V01 | V00 | (left) + | | 1 | 0 | V15 | V14 | V13 | V12 | V11 | V10 | (right) | | The be | | | -1 | | | | | | The two bytes are always transmitted in successive order $$V \times 5 = M\dot{S}B$$ $$V \times 0 = LSB$$ | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | min. volume | |---|---|---|---|---|---|---|---|-------------| | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | max. volume | ## b) Tone | MSB | | | | | | | LSB | | |-----|---|---|----|----|----|----|-----|---| | 1 | 1 | X | HV | НЗ | H2 | H1 | H0 | 4 | | 1 | 1 | Х | TV | Т3 | T2 | T1 | TO | | The two bytes are always transmitted in successive order HV or TV are sign bits #### Software | <ul><li>c) AF set byte</li></ul> | C) | ΑF | set | byte | |----------------------------------|----|----|-----|------| |----------------------------------|----|----|-----|------| | MSB | | | | | | | LSB | | |--------|-----|-------|---------|-----------|---------|------------|-------------|----------------------------------| | 0 | 0 | М1 | M2 | Ch1/2 | RK | Phys | Q-S/Bw | | | | | | | | | | | | | M1 | = 1 | Muti | ng for | AF outp | out | | | | | M1 | = 0 | AF ( | NC | | | | | | | M2 | = 1 | Con | npulso | ry mono | (via 4 | 4 level li | ine) | | | M2 | = 0 | Star | idard ( | operatio | n for i | dentifica | ation sign | al decoder | | Ch1/2 | = 0 | Duri | ng du | al audio | mode | , chann | el 1 at AF | - output | | Ch1/2 | = 1 | Duri | ng du | al audio | mode | , chann | iel 2 at AF | <sup>∓</sup> output | | | | (only | y activ | ve with | dual | audio v | ria 4 leve | el line or during SCART playback | | | | and | Kbit = | : 1) | | | | | | RK | = 1 | | | und ON; | | | | | | | | TV ( | operat | ting mod | de: Q | uasi-ste | reo durin | g mono and dual audio or stereo | | | | | | | | during | stereo tr | ransmission – automatic switch- | | | | | | level lin | - | | | | | | | | | • | | | | th expansion ON | | RK | = 0 | | | | • | | • | stereo OFF | | Phys | = 1 | , | _ | ical volu | | | | | | Phys | = 0 | , | _ | ical volu | | | | | | Q-S/Bw | = 1 | | • | • | | | | ereo basewidth expansion ON | | | | SCA | NRT pl | ayback i | mode | : stereo | basewidt | th expansion ON | ## d) SCART set byte = 0 Q-S/Bw | MSB<br>0 | 1 | sc | Sch | Ch | Х | × | LSB<br>X | | | | |----------|-----|-----|---------------------------------------------------------------------------------------------------------------------|---------|-------|----------|-------------|---------------------------------|--|--| | sc | = 1 | SCA | ART pla | yback | mode; | SCAR | T input cor | nnected with AF output | | | | SC | = 0 | | ndard o | • | | | • | · | | | | Sch | = 1 | Swi | Switching output ON (open collector) | | | | | | | | | Sch | = 0 | | Switching output OFF (output can e.g. be used for switch-over from recording to playback mode in the video section) | | | | | | | | | Ch | = 1 | , | /back o<br>AF outp | | RT dı | ual tran | nsmission; | channel selection via Ch1/2 bit | | | | Ch | = 0 | ΑF | | operate | es in | stereo | mode. Pla | ayback of SCART stereo (mono) | | | Quasi-stereo and stereo basewidth expansion OFF #### Note: The AF section is automatically controlled by the 4 level line. Compulsory mono M2 is given priority. After Power-ON-Reset all latches are set at 0 (volume min., tone linear, . . .); only the function Q-S/Bw is set at 1. Siemens Aktiengesellschaft #### Software #### 3) Transmission Mode requires new chip addressing with R/W bit = 1. | MSB | | | | | | | LSB | | | | |-----|---|-----|---------------------------|----------|----------|--------|----------|--|--|--| | St | D | Х | Х | Х | Х | X | Χ | | | | | St | D | | | | | | | | | | | 1 | 1 | Dec | Decoder recognizes mono | | | | | | | | | 0 | 1 | Dec | Decoder recognizes stereo | | | | | | | | | 1 | 0 | Dec | Decoder recognizes dual | | | | | | | | | 0 | 0 | Doe | s not o | ccur (ir | nternall | y supp | oressed) | | | | The transmission function is not required for the operation of the IC. Instead this function is used to inform the $\mu C$ about the status of the identification signal decoder to enable additional functions. #### **LED Driver** TV operating mode: | 4 level line | Ch1/2 bit | LED 1 | LED 2 | |--------------|-----------|-------|-------| | Mono | X | OFF | OFF | | Stereo | Χ | ON | ON | | Dual | 0 | ON | OFF | | Dual | 1 | OFF | ON | ## SCART playback mode: | SC bit | Ch bit | Ch 1/2 bit | LED 1 | LED 2 | |--------|--------|------------|-------|-------| | 1 | 0 | X | ON | ON | | 1 | 1 | 0 | ON | OFF | | 1 | 1 | 1 | OFF | ON | Application Circuit Stereo Decoder, Matrix and Tone Control